



## Digital Electronics & Logic Design

(EC 207)



**Dr. Vivek Garg** 

Department of Electronics Engineering

S. V. National Institute of Technology (SVNIT)
Surat

email: vivekg@eced.svnit.ac.in; vivekgarg0101@gmail.com



### **Course Outline**



#### PN DIODE AND TRANSITOR

(04 Hours)

PN Diode Theory, PN Characteristic and Breakdown Region, PN Diode Application as Rectifier, Zener Diode Theory, Zener Voltage Regulator, Diode as Clamper and Clipper, Photodiode Theory, LED Theory, 7 Segment LED Circuit Diagram and Multi Colour LED, LASER Diode Theory and Applications, Bipolar Junction Transistor Theory, Transistor Symbols And Terminals, Common Collector, Emitter and Base Configurations, Different Biasing Techniques, Concept of Transistor Amplifier, Introduction to FET Transistor And Its Feature.

#### WAVESHAPING CIRCUITS AND OPERATIONAL AMPLIFIER

(06 Hours)

Linear Wave Shaping Circuits, RC High Pass and Low Pass Circuits, RC Integrator and Differentiator Circuits, Nonlinear Wave Shaping Circuits, Two Level Diode Clipper Circuits, Clamping Circuits, Operational Amplifier OP-AMP with Block Diagram, Schematic Symbol of OP-AMP, The 741 Package Style and Pinouts, Specifications of Op-Amp, Inverting and Non-Inverting Amplifier, Voltage Follower Circuit, Multistage OP-AMP Circuit, OP-AMP Averaging Amplifier, OP-AMP Subtractor.

#### BOOLEAN ALGEBRA AND SWITCHING FUNCTIONS

(04 Hours)

Basic Logic Operation and Logic Gates, Truth Table, Basic Postulates and Fundamental Theorems of Boolean Algebra, Standard Representations of Logic Functions- SOP and POS Forms, Simplification of Switching Functions-K-Map and Quine-Mccluskey Tabular Methods, Synthesis of Combinational Logic Circuits.

COMBINATIONAL LOGIC CIRCUIT USING MSI INTEGRATED CIRCUITS

(07 Hours)



### **Course Outline**



Binary Parallel Adder; BCD Adder; Encoder, Priority Encoder, Decoder; Multiplexer and Demultiplexer Circuits; Implementation of Boolean Functions Using Decoder and Multiplexer; Arithmetic and Logic Unit; BCD to 7-Segment Decoder; Common Anode and Common Cathode 7-Segment Displays; Random Access Memory, Read Only Memory And Erasable Programmable ROMS; Programmable Logic Array (PLA) and Programmable Array Logic (PAL).

#### INTRODUCTION TO SEQUENTIAL LOGIC CIRCUITS

(04 Hours)

Basic Concepts of Sequential Circuits; Cross Coupled SR Flip-Flop Using NAND or NOR Gates; JK Flip-Flop Rise Condition; Clocked Flip-Flop; D-Type and Toggle Flip-Flops; Truth Tables and Excitation Tables for Flip-Flops; Master Slave Configuration; Edge Triggered and Level Triggered Flip-Flops; Elimination of Switch Bounce using Flip-Flops; Flip-Flops with Preset and Clear.

#### SEQUENTIAL LOGIC CIRCUIT DESIGN

(06 Hours)

Basic Concepts of Counters and Registers; Binary Counters; BCD Counters; Up Down Counter; Johnson Counter, Module-N Counter; Design of Counter Using State Diagrams and Table; Sequence Generators; Shift Left and Right Register; Registers With Parallel Load; Serial-In-Parallel-Out (SIPO) And Parallel-In-Serial-Out(PISO); Register using Different Type of Flip-Flop.

#### REGISTER TRANSFER LOGIC

(04 Hours)

Arithmetic, Logic and Shift Micro-Operation; Conditional Control Statements; Fixed-Point and Floating-Point Data; Arithmetic Shifts; Instruction Code and Design Of Simple Computer.

#### PROCESSOR LOGIC DESIGN

(03 Hours)

Processor Organization; Design of Arithmetic Logic Unit; Design of Accumulator.

#### CONTROL LOGIC DESIGN

(04 Hours)

Control Organization; Hard-Wired Control; Micro Program Control; Control Of Processor Unit; PLA Control.



### **Course Text and Materials**



- Schilling Donald L. and Belove E., "Electronics Circuits- Discrete and Integrated", 3rd Ed., McGraw-Hill, 1989, Reprint 2008.
- Millman Jacob, Halkias Christos C. and Parikh C., "Integrated Electronics", 2nd Ed., McGraw-Hill, 2009.
- Taub H. and Mothibi Suryaprakash, Millman J., "Pulse, Digital and Switching Waveforms", 2nd Ed., McGraw-Hill, 2007.
- Mano Morris, "Digital Logic and Computer Design", 5th Ed., Pearson Education, 2005.
- Lee Samual, "Digital Circuits and Logic Design", 1st Ed., PHI, 1998.





### **Arithmetic, Logic and Shift Micro operations**

- The operation of digital are described by specifying:
  - The set of registers in the system and their functions.
  - The binary-coded information stored in the registers.
  - 3. The operations performed on the information stored in the registers.
  - 4. The control functions that initiate the sequence of operations.
- **Register**: Shift Register, Counter, and memory units.
- **Binary Information**: Binary number, Binary Coded Decimal, Control Information, Alpha Numeric Number, etc.
- The **operation** performed on the data stored in the registers are called as micro operations. Ex, Add, Shift Left, Shift Right,...
- **Control Functions:** that initiate the sequence of operations consist of timing signals that sequence the operations one at a time.





#### **Arithmetic, Logic and Shift Micro operations**

- Micro operations in digital systems can be broadly classified into four categories:
  - Interregister-transfer microoperations do not change the information content when the binary information moves from one register to another.
  - 2. Arithmetic microoperations perform arithmetic on numbers stored in registers.
  - Logic microoperations perform operations such as AND and OR on individual pairs of bits stored in registers.
  - Shift microoperations specify operations for shift registers.

#### • Inter Register Transfer:

Memory address register (MAR) A, B, R1, R2, IR,

$$A \leftarrow B$$
$$x'T_1: A \leftarrow B$$







### **Arithmetic Micro operations**

The arithmetic microoperation defined by the statement:

$$F \leftarrow A + B$$
  $T_2: A \leftarrow A + B$   
 $T_5A \leftarrow A + 1$ 

| Symbolic designation                | Description                                             |
|-------------------------------------|---------------------------------------------------------|
| $F \leftarrow A + B$                | Contents of A plus B transferred to F                   |
| $F \leftarrow A - B$                | Contents of A minus B transferred to F                  |
| $B \leftarrow \overline{B}$         | Complement register B (1's complement)                  |
| $B \leftarrow \overline{B} + 1$     | Form the 2's complement of the contents of register $B$ |
| $F \leftarrow A + \overline{B} + 1$ | A plus the 2's complement of $B$ transferred to $F$     |
| $A \leftarrow A + 1$                | Increment the contents of A by 1 (count up)             |
| $A \leftarrow A - 1$                | Decrement the contents of A by 1 (count down)           |







### **Logic Micro operations**

Logic microoperations specify binary operations for a string of bits stored in registers. These operations consider each bit in the registers separately and treat it as a binary variable. As an illustration, the exclusive-OR microoperation is symbolized by the statement:

| Symbolic designation                | Description                       |
|-------------------------------------|-----------------------------------|
| $A \leftarrow \overline{A}$         | Complement all bits of register A |
| $F \leftarrow A \lor B$             | Logic OR microoperation           |
| $F \leftarrow A \wedge B$           | Logic AND microoperation          |
| $F \leftarrow A \oplus B$           | Logic exclusive-OR microoperation |
| $A \leftarrow \operatorname{shl} A$ | Shift-left register A             |
| $A \leftarrow \operatorname{shr} A$ | Shift-right register A            |





### **Shift Micro operations**

$$A \leftarrow \operatorname{shl} A$$
,  $B \leftarrow \operatorname{shr} B$ 

$$A \leftarrow \operatorname{shl} A, A_1 \leftarrow A_n$$

is a circular shift chat transfers the leftmost bit from  $A_n$  into the rightmost flip-flop  $A_1$ 

$$A \leftarrow \operatorname{shr} A, A_n \leftarrow E$$

is a shift-right operation with the leftmost flip-flop  $A_n$  receiving the value of the 1-bit register E.





#### **Conditional Control Statements**

P: If (condition) then [microoperation(s)] else [microoperation(s)]

$$T_2$$
: If  $(C = 0)$  then  $(F \leftarrow 1)$  else  $(F \leftarrow 0)$ 

F is assumed to be a 1-bit register (flip-flop) that can be set or cleared. If register C is a 1-bit register, the statement is equivalent to the following two statements:

$$C'T_2: F \leftarrow 1$$
  
 $CT_2: F \leftarrow 0$ 

If register C has more than one bit, the condition C = 0 means that all bits of C must be 0. Assume that register C has four bits  $C_1$ ,  $C_2$ ,  $C_3$ , and  $C_4$ . The condition for C = 0 can be expressed with a Boolean function:

$$x = C'_{1}C'_{2}C'_{3}C'_{4} = (C_{1} + C_{2} + C_{3} + C_{4})'$$

Variable x can be generated with a NOR gate. Using the definition of x as above, the conditional control statement is now equivalent to the two statements;

$$xT_2$$
:  $F \leftarrow 1$ 

$$x'T_2$$
:  $F \leftarrow 0$ 





#### **Fixed Point Data**

#### **Signed Binary Number**

- Sign-magnitude.
- Sign-1's complement.
- Sign-2's complement.

Sign-1's complement

Sign-2's complement

0 001001

0 001001 1 110110 0 001001 1 110111

$$0\ 000110\ \ +$$

1 001001

- 9

15

$$\frac{-}{-}$$
  $\frac{9}{3}$ 





#### **Floating Point Data**

+6132.789





$$+.2601000 \times 10^{-4} = +.000026010000$$

 $-.2601000 \times 10^{12} = -2601000000000$ 

02601000

104

coefficient

exponent

12601000

coefficient

012

exponent





#### **Arithmetic Shift**



$$A(N) \leftarrow \operatorname{shr} A(N),$$
  $A_{n-1} \leftarrow 0$  for sign-magnitude  $A \leftarrow \operatorname{shr} A,$   $A(A) \leftarrow A(S)$  for sign-1's or sign-2's complement

$$\begin{split} &A(N) \leftarrow \operatorname{shl} A(N), \ A_1 \leftarrow 0 \\ &A \leftarrow \operatorname{shl} A, \qquad A_1 \leftarrow A(S) \\ &A \leftarrow \operatorname{shl} A, \qquad A_1 \leftarrow 0 \end{split}$$

for sign-magnitude for sign-1's complement for sign-2's complement

| Positive number     | 0 01100 | 0 11000 |
|---------------------|---------|---------|
| Sign-magnitude      | 1 01100 | 1 11000 |
| Sign-1's complement | 1 10011 | 1 00111 |
| Sign-2's complement | 1 10100 | 1 01000 |





### **Instruction Code and Design of Simple Computer**

An *instruction code* is a group of bits that tell the computer to perform a specific operation.







### **Design of Simple Computer**









### **Instruction Code and Design of Simple Computer**

| Symbol | Number of bits | Name of register        | Function                      |
|--------|----------------|-------------------------|-------------------------------|
| MAR    | 8              | Memory address register | Holds address for memory      |
| MBR    | 8              | Memory buffer register  | Holds contents of memory word |
| A      | 8              | A register              | Processor register            |
| R      | 8              | R register              | Processor register            |
| PC     | 8              | Program counter         | Holds address of instruction  |
| IR     | 8              | Instruction register    | Holds current operation code  |
| T      | 3              | Timing counter          | Sequence generator            |

$$t_0: \quad MAR \leftarrow PC \qquad \qquad \text{transfer op-code address}$$

$$t_1: \quad MBR \leftarrow M, PC \leftarrow PC + 1 \qquad \text{read op-code, increment } PC$$

$$t_2: \quad IR \leftarrow MBR \qquad \qquad \text{transfer op-code to } IR$$

$$LDI \qquad q_2t_3: \qquad MAR \leftarrow PC$$

$$q_2t_4: \qquad MBR \leftarrow M, PC \leftarrow PC + 1$$

$$q_2t_5: \qquad A \leftarrow MBR, T \leftarrow 0$$



# **Design of Arithmetic Logic Unit**



The steps involved in the design of an ALU are as follows:

- Design the arithmetic section independent of the logic section.
- Determine the logic operations obtained from the arithmetic circuit in step 1, assuming that the input carries to all stages are 0.
- Modify the arithmetic circuit to obtain the required logic operations.





# Design of Arithmetic Logic Unit







(c) A plus 1's complement of B















| s, | $s_{0}$ | Output                 | Operation |
|----|---------|------------------------|-----------|
| 0  | 0       | $F_i = A_i + B_i$      | OR        |
| 0  | 1       | $F_i = A_i \oplus B_i$ | XOR       |
| 1  | 0       | $F_i = A_i B_i$        | AND       |
| 1  | 1       | $F_i = A'_i$           | NOT       |



# Design of Arithmetic Logic Unit



19



|       | Sele  | ction |              | _                  |                      |
|-------|-------|-------|--------------|--------------------|----------------------|
| $s_2$ | $s_1$ | $s_0$ | $C_{\rm in}$ | Output             | Function             |
| 0     | 0     | 0     | 0            | F = A              | Transfer A           |
| 0     | 0     | 0     | 1            | F = A + 1          | Increment A          |
| 0     | 0     | 1     | 0            | F = A + B          | Addition             |
| 0     | 0     | 1     | 1            | F = A + B + 1      | Add with carry       |
| 0     | 1     | 0     | 0            | F = A - B - 1      | Subtract with borrow |
| 0     | 1     | 0     | 1            | F = A - B          | Subtraction          |
| 0     | 1     | 1     | 0            | F = A - 1          | Decrement A          |
| 0     | 1     | 1     | 1            | F = A              | Transfer A           |
| 1     | 0     | 0     | X            | $F = A \vee B$     | OR                   |
| 1     | 0     | 1     | X            | $F = A \oplus B$   | XOR                  |
| 1     | 1     | 0     | X            | $F = A \wedge B$   | AND                  |
| 1     | 1     | 1     | X            | $F = \overline{A}$ | Complement A         |

$$X_{i} = A_{i} + s_{2}s'_{1}s'_{0}B_{i} + s_{2}s_{1}s'_{0}B'_{i}$$
  $X_{i} = A_{i}$   
 $Y_{i} = s_{0}B_{i} + s_{1}B'_{i}$   $Y_{i} = s_{0}B_{i} + s_{1}B'_{i}$   
 $Z_{i} = s_{2}C'_{i}$   $Z_{i} = C'_{i}$ 

$$X_i = A_i$$

$$Y_i = s_0 B_i + s_1 B'_i$$

$$C_i = 0$$





### **Processor Organization**







### **Accumulator Register**



$$T_1$$
:  $A \leftarrow 0$  clear  $A$   
 $T_2$ :  $A \leftarrow A + R1$  transfer  $R1$  to  $A$   
 $T_3$ :  $A \leftarrow A + R2$  add  $R2$  to  $A$ 

| Control variable | Microoperation                      | Name           |
|------------------|-------------------------------------|----------------|
| $p_{_1}$         | $A \leftarrow A + B$                | Add            |
| $P_2$            | $A \leftarrow 0$                    | Clear          |
| $p_3$            | $A \leftarrow \overline{A}$         | Complement     |
| $p_{_4}$         | $A \leftarrow A \land B$            | AND            |
| $P_{5}$          | $A \leftarrow A \lor B$             | OR             |
| $p_{\epsilon}$   | $A \leftarrow A \oplus B$           | Exclusive-OR   |
| $p_{7}$          | $A \leftarrow \operatorname{shr} A$ | Shift-right    |
| $p_{\mathrm{s}}$ | $A \leftarrow \operatorname{shl} A$ | Shift-left     |
| $p_9$            | $A \leftarrow A + 1$                | Increment      |
|                  | If $(A = 0)$ then $(Z = 1)$         | Check for zero |







- PLA Control
- Micro Program Control
- Hardwired control
- Control of Processor Unit





#### PLA Control







#### Micro Program Control







25

#### Hard Wired Control

- The problem is stated.
- An initial equipment configuration is assumed.
- An algorithm is formulated.
- 4. The data-processor part is specified.
- The control logic is designed.







#### 1. Problem Statement

### 2. Equipment Configuration







#### 4. Algorithm Formulation

$$(\pm A) \pm (\pm B)$$

$$(\pm A) - (+B) = (\pm A) + (-B)$$

$$(\pm A) - (-B) = (\pm A) + (+ B)$$

$$(\pm A) + (\pm B)$$

$$(+A) + (+B) = + (A + B)$$

$$(+A) + (-B) =$$

$$(-A) + (+B) =$$

$$(-A) + (-B) = -(A + B)$$

If 
$$A \ge B$$
 If  $A \le B$ 

$$+(A-B) = -(B-A)$$

$$-(A-B) = +(B-A)$$

$$+(B-A)$$







#### 4. Data Processor Specification







#### 4. Control State Diagram



 $egin{array}{ll} q_a & {
m Add} \\ q_s & {
m Subtract} \\ S=0 & {
m Signs alike} \\ S=1 & {
m Signs unlike} \\ E & {
m Output carry} \\ \end{array}$ 

$$\begin{split} T_0: & \text{Initial state } x = 1 \\ T_1: B_s \leftarrow \overline{B}_s \\ T_2: & \text{nothing} \\ T_3: A \leftarrow A + B \text{, } E \leftarrow C_{\text{out}} \\ T_4: A \leftarrow A + \overline{B} + 1 \text{, } E \leftarrow C_{\text{out}} \\ T_5: E \leftarrow 0 \\ T_6: A \leftarrow \overline{A} \\ T_7: A \leftarrow A + 1 \text{, } A_s \leftarrow \overline{A}_s \end{split}$$

Control outputs

|   |       |       | omnor | output       |   |   |   |   |
|---|-------|-------|-------|--------------|---|---|---|---|
| х | $S_2$ | $s_1$ | $S_0$ | $C_{\rm in}$ | L | у | z | w |
| 1 | 0     | 0     | 0     | 0            | 0 | 0 | 0 | 0 |
| 0 | 0     | 0     | 0     | 0            | 0 | 1 | 0 | 0 |
| 0 | 0     | 0     | 0     | 0            | 0 | 0 | 0 | 0 |
| 0 | 0     | 0     | 1     | 0            | 1 | 0 | 0 | 0 |
| 0 | 0     | 1     | 0     | 1            | 1 | 0 | 0 | 0 |
| 0 | 0     | 0     | 0     | 0            | 0 | 0 | 0 | 1 |
| 0 | 1     | 1     | 1     | 0            | 1 | 0 | 0 | 0 |
| 0 | 0     | 0     | 0     | 1            | 1 | 0 | 1 | 0 |





#### **Control of Processor Unit**







#### **Control of Processor Unit**



| ROM address | Microinstruction                           | Comments                      |
|-------------|--------------------------------------------|-------------------------------|
| 8           | $R2 \leftarrow 0$                          | Clear R2 counter              |
| 9           | $R1 \leftarrow R1, C \leftarrow 0$         | Clear C, set status bits      |
| 10          | If $(Z = 1)$ then (go to external address) | Done if $R1 = 0$              |
| 11          | $R1 \leftarrow \operatorname{crc} R1$      | Circulate R1 right with carry |
| 12          | If $(C = 0)$ then (go to 11)               | Circulate again if $C = 0$    |
| 13          | $R2 \leftarrow R2 + 1$ , go to 9           | Carry = 1, increment $R2$     |